## **Digital Electronics**

## **Tutorial Sheet 8**

- 1.\* What is meant by "efficient" implementation of logic?
- 2.\*\* Implement the following logic using (a) gates and (b) ROM. Comment on the efficiency of both implementations.

 $f = \overline{ABCD} + \overline{AB.CD} + ABCD + \overline{ABCD} + \overline{A.B.CD} + \overline{A.BCD} + \overline{ABCD}$ For the case of ROM implementation, consider a 64 x 1 bit device and construct a memory map as follows:

|       | Col 0<br>Cells<br>0-7 | Col 1<br>Cells<br>8-15 | Col 2<br>Cells<br>16-23 | Col 3<br>Cells<br>24-31 | Col 4<br>Cells<br>32-39 | Col 5<br>Cells<br>40-47 | Col 6<br>Cells<br>48-55 | Col 7<br>Cells<br>56-63 |
|-------|-----------------------|------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| Row 0 |                       |                        |                         |                         |                         |                         |                         |                         |
| Row 1 |                       |                        |                         |                         |                         |                         |                         |                         |
| Row 2 |                       |                        |                         |                         |                         |                         |                         |                         |
| Row 3 |                       |                        |                         |                         |                         |                         |                         |                         |
| Row 4 |                       |                        |                         |                         |                         |                         |                         |                         |
| Row 5 |                       |                        |                         |                         |                         |                         |                         |                         |
| Row 6 |                       |                        |                         |                         |                         |                         |                         |                         |
| Row 7 |                       |                        |                         |                         |                         |                         |                         |                         |

3.\*\* Design a circuit free of static hazards to implement the function

$$f = \overline{B}.\overline{C}.\overline{D} + AB\overline{C} + BC\overline{D}$$